## PAS 9716/AO-SMT ENGINEERING SPECIFICATION

16 CHANNEL, 16 BIT VME ANALOG OUTPUT CARD Revision C1 (06/03/10) Additional copies of this manual or other Precision Analog Systems (PAS) literature may be obtained from:

Precision Analog Systems Co. 1021 SW 75<sup>th</sup> Avenue Plantation, Florida 33317 Phone: (954) 587-0668

E-mail: inquiry@precisionanalog.com

The information in this document is subject to change without notice.

PAS makes no warranty of any kind with regard to this material, including, but not limited to, the implied warranties of merchantability and fitness for a particular purpose. Although extensive editing and reviews are performed before release, PAS assumes no responsibility for any errors that may exist in this document. No commitment is made to update or keep current the information contained in this document.

PAS does not assume any liability arising out of the application or use of any product or circuit described herein, nor is any license conveyed under any patent rights or any rights of others.

PAS assumes no responsibility resulting from omissions or errors in this manual, or from the use of information contained herein.

PAS reserves the right to make any changes, without notice, to this product to improve reliability, performance, function or design.

All rights reserved.

**NOTE:** The PAS 9716/AO-SMT is built on a PCB that can also be used to build a version of the PAS 9816/AO. The silk screen on the board says both PAS 9716/AO and PAS 9816/AO. The revision of this PCB is B. The revision of the assembled PAS 9716/AO-SMT is C1. The revision is stored in the EPLD and can be read by the software. Refer to the programming section for more information.

### 16 Channel 16 Bit

## **VME Analog Output Card**

#### **TABLE OF CONTENTS**

| <u>Section</u> | Title                               | <u>Page</u> |
|----------------|-------------------------------------|-------------|
| I              | INTRODUCTION                        | 5           |
|                | General Description                 | 5           |
|                | Card Features                       | 5           |
| II             | SPECIFICATIONS                      | 6           |
|                | Electrical Specifications           | 6           |
|                | <b>Environmental Specifications</b> | 6           |
|                | Physical Specifications             | 7           |
|                | Switch and Jumper Plug Definitions  | 8           |
|                | LED's                               | 9           |
|                | Connector Definitions               | 9           |
| III            | PROGRAMMING INFORMATION             | 11          |
|                | Fast ID Register                    | 12          |
|                | Control and Status Register         | 12          |
|                | 32 Bit Test Register                | 13          |
|                | Board Identifier PROM               | 13          |
|                | 16 Bit Digital to Analog Converters | 13          |
| IV             | CALIBRATION PROCEDURE               | 15          |
|                | Offset Adjustment                   | 15          |
|                | Gain Adjustment                     | 15          |

## 16 Channel 16 Bit VME Analog Output Card

#### **LIST OF TABLES**

| <u>Table</u> | Title                                     | Page |
|--------------|-------------------------------------------|------|
| 1            | Switch and Jumper Definitions             | 8    |
| 2            | Switch Definitions                        | 9    |
| 3            | DB37 Connectors                           | 10   |
| 4            | Memory Map                                | 11   |
| 5            | Control and Status Register               | 12   |
| 6            | Offset and Gain Adjustment Potentiometers | 15   |

#### I. INTRODUCTION

#### **GENERAL DESCRIPTION**

The PAS 9716/AO provides sixteen channels of sixteen-bit Analog Output. The card can be used in VME systems with A16, A24, or A32 addressing, and data writes of 16 and 32 bits are supported. DIP switches are used to configure the width of the address bus. The data bus width is specified by the instruction. High-speed voltage output DAC's, with 6 uSec typical settling times are used on this card .The DAC output signals are available on a 37 pin D connector mounted through the front panel. Two digital output signals are also provided on the output connector. A board identifier PROM, control and status register, and a 32-bit test register are also provided.

#### Card Features: PAS 9716/AO

- 16 channels ,16 bit voltage outputs
- +/- 10 Volt @ 5 mAmp output
- Binary Two's Complement Data Format
- DAC's reset to bipolar zero during power up reset
- Output impedance of 0.1 ohm
- Output short circuit proof to analog ground
- Output slew rate of 10 Volts per uSec
- Settling time of 6 uSec to 0.003% FSR (5K ohm parallel with 500 pF load)
- VME 6U form factor; 233 mm x 160 mm card size
- VME access: D32, D16; A32, A24, A16 Slave
- No VME Interrupts
- Optional VME SYSFAIL assert on power up, jumper selectable
- Pass, Fail and board access LED's on the front panel
- Board Identifier PROM (Board ID is VMEID PAS9716/AO C1)
- Simultaneous DAC update feature is program selectable
- 2 Digital Output channels
- Output signals on DB 37 connector at the front panel
- Loop back test registers allow verification of the VME bus interface
- 32-bit VME interface allows two channels to be written with one transfer and provides twice the data transfer rate of 16 bit interfaces. 16-bit VME transfers are also supported
- DAC's are powered by the +/- 12 Volts from the VME bus or optional DC to DC converter
- Operating temperature range 0 to 55 degrees Celsius

#### II. SPECIFICATIONS

#### **Electrical Specifications**

Number of Channels

Resolution

Output Voltage LSB bit weight

Output Current

Settling Time

Integral Nonlinearity

Differential Nonlinearity

Zero Error

Gain Error
Digital Outputs

Low Level Output Voltage

High Level Output Voltage

Card Power Requirements

(Backplane supplies +/- 12 V)

#### PAS 9716/AO-000

DAC Integral Nonlinearity

T min. to T max.

DAC Differential Nonlinearity

T min to T max.

#### PAS 9716/AO-010

DAC Integral Nonlinearity

T min. to T max.

**AC Differential Nonlinearity** 

T min. to T max.

#### PAS 9716/AO-020

DAC Integral Nonlinearity

T min. to T max.

DAC Differential Nonlinearity

T min. to T max.

#### **Environmental Specifications**

Operating Temperature Range Storage Temperature Range

Relative Humidity Range

16 Analog Outputs, 2 Digital Outputs

16 bits

+/- 10 Volts

305 uVolt

+/- 5 mAmps

6 uSec (typ), 10 uSec (max.)

+/- 4 LSB (max.)

+/- 4 LSB (max.)

+/- 2 LSB (adjustable to zero)

+/- 0.1 % FS (adjustable to zero)

2 Outputs, 74F125 Output Drivers

0.40 V (typ), 0.55 V (max.)

@ I out = 64mA

3.1 V (typ), 2.0 V (min.) @ I out + -15mA

5 Volts @ 1 Amp, (typ)

+12 Volts @ 350 mAmps,

-12 Volts @ 500 mAmps

#### DAC712U (DAC Type)

+/- 4 LSB (max.)

+/- 8 LSB (max.)

+/- 4 LSB (max.)

+/- 8 LSB (max.)

#### DAC712UK (DAC Type)

+/- 2 LSB (max.)

+/- 2 LSB (max.)

+/- 2 LSB (max.)

+/- 2 LSB (max.)

#### DAC712UL (DAC Type)

+/- 2 LSB (max.)

+/- 2 LSB (max.)

+/- 1 LSB (max.)

+/- 1 LSB (max.)

0 to 55 degrees C. -20 to 85 degrees C.

20% to 80%, non-condensing

#### **Physical Specifications**

Dimensions Form factor: Double (160 mm x 233 mm)

Weight 12 oz. (typ)

Connectors 2 ea. 96 position, (VME bus connectors)

1 ea. DB37 female,

(Analog Output connector)

#### **Switches and Jumper Plug Definitions**

The PAS 9716/AO card contains three eight position DIP switches, one three position DIP switch, and one jumper plug. The three eight position DIP switches are used to set the card's VME address and are defined in Table 1 below. When a switch is closed or on, the corresponding address bit must be low to select the card's address, and when a switch is open or off, the corresponding address bit must be high.

Switches SW4-1 and 2 are used to select the card's operating environment; A16, A24, or A32. The setting of these switches is defined in Table 2 on page 9.

Switch SW4-3 is used to enable the software reset function when it is open or off. Software reset is disabled when SW4-3 is closed or on. For more information on the software reset function, see the control and status register in the programming information section.

Jumper plug 2 controls the SYSFAIL line as described in the table 1.

TABLE 1
SWITCH AND JUMPER DEFINITIONS

| Switch # | <u>Function</u>                        |
|----------|----------------------------------------|
| SW1-1    | A8                                     |
| SW1-2    | A9                                     |
| SW1-3    | A10                                    |
| SW1-4    | A11                                    |
| SW1-5    | A12                                    |
| SW1-6    | A13                                    |
| SW1-7    | A14                                    |
| SW1-8    | A15                                    |
| SW2-1    | A16                                    |
| SW2-2    | A17                                    |
| SW2-3    | A18                                    |
| SW2-4    | A19                                    |
| SW2-5    | A20                                    |
| SW2-6    | A21                                    |
| SW2-7    | A22                                    |
| SW2-8    | A23                                    |
| SW3-1    | A24                                    |
| SW3-2    | A25                                    |
| SW3-3    | A26                                    |
| SW3-4    | A27                                    |
| SW3-5    | A28                                    |
| SW3-6    | A29                                    |
| SW3-7    | A30                                    |
| SW3-8    | A31                                    |
| J2 IN    | SYSFAIL controlled by control register |

TABLE 2
SWTICH DEFINITIONS

| SW4-1  | SW4-2  | Address   | Address        |
|--------|--------|-----------|----------------|
|        |        | Modifiers | Space          |
| Closed | Closed | 09, 0D    | Extended       |
| Open   | Closed | 39, 3D    | Standard       |
| Closed | Open   | 29, 2D    | Geographical * |
| Open   | Open   | 29, 2D    | Short          |
| -      |        |           |                |

<sup>\*</sup>Requires a special chassis

#### Front Panel LED Definitions

Three LED's are available at the front panel to indicate the board's status. The position of the LEDs is shown below.

#### **Top of Front Panel**



The Fail LED powers up on, and is controlled with bit 0 of the control register. Writing a one to bit 0 will turn off this LED. The state of this LED is reflected in bit 0 of the status register. When the Fail LED is on, and JP2 is installed, the SYSFAIL line will be driven on the VMEbus.

The Pass LED is controlled by bit 1 of the control register. This LED will be turned on by writing a one to bit 1, and it will power up turned off. Bit 1 in the status register reflects the state of this LED. Once the board has passed some initial power up tests this LED can be turned on to indicate successful completion of the power up sequence. The yellow, access LED will turn on anytime the board is accessed.

#### **Connector Definitions**

Two 96 position DIN connectors are installed on the backplane end of the board to make the standard VME bus connection. A DB37 female connector is installed through the board's front panel to provide access to the sixteen analog output channels and the two digital outputs. The pin out of this connector is defined on the following page.

TABLE 3
DB37 CONNECTOR

| AGND | 37 | 19 | AGND  |
|------|----|----|-------|
|      |    | 18 | CH1H  |
| AGND | 36 | 17 | СНЗН  |
| AGND | 35 | 16 | CH5H  |
| AGND | 34 | 15 | CH7H  |
| AGND | 33 | 14 | CH9H  |
| AGND | 32 |    |       |
| AGND | 31 | 13 | CH11H |
| AGND | 30 | 12 | CH13H |
| AGND | 29 | 11 | CH15H |
| AGND |    | 10 | СН0Н  |
|      | 28 | 9  | CH2H  |
| AGND | 27 | 8  | CH4H  |
| AGND | 26 | 7  | СН6Н  |
| AGND | 25 | 6  | CH8H  |
| AGND | 24 |    |       |
| AGND | 23 | 5  | CH10H |
| AGND | 22 | 4  | CH12H |
| AGND | 21 | 3  | CH14H |
|      |    | 2  | DO1   |
| AGND | 20 | 1  | DO2   |

#### **III. PROGRAMMING INFORMATION**

The 9716/AO card responds to word and longword writes to the sixteen Digital to Analog Converters (DAC's). The card also supports word writes and reads to the control and status register, and word reads of the board identifier PROM. A thirty two-bit test register is provided, and it responds to word and longword transfers. This register is useful for verifying the functionality of the VME bus interface. The card's memory map is shown below.

TABLE 4
PAS 9716/AO MEMORY MAP

| BASE +00 | 97             | 16                          | BASE + 01 |
|----------|----------------|-----------------------------|-----------|
| 02       | Control/Status | Control/Status              | 03        |
| 04       | Reserved       | Reserved                    | 05        |
| 06       | Reserved       | Reserved                    | 07        |
|          |                |                             |           |
| 08       | Test Register  | Test Register               | 09        |
| 0A       | Test Register  | Test Register               | 0B        |
| 0C       | Reserved       | Reserved                    | 0D        |
| 0E       | Reserved       | Reserved                    | 0F        |
| 10       | Reserved       | Reserved                    | 11        |
| 12       | Reserved       | Reserved                    | 13        |
| 14       | Reserved       | Reserved                    | 15        |
| 16       | Reserved       | Reserved                    | 17        |
| 18       | Reserved       | Reserved                    | 19        |
| 1A       | Reserved       | Reserved                    | 1B        |
| 1C       | Reserved       | Reserved                    | 1D        |
| 1E       | Reserved       | Reserved                    | 1F        |
| 20       | 00             | V (56)                      | 21        |
| 22       | 00             | M (4D)                      | 23        |
| 24       | 00             | E (45)                      | 25        |
| 26       | 00             | I (49)                      | 27        |
| 28       | 00             | D (44)                      | 29        |
| 2A       | 00             | P (50)                      | 29<br>2B  |
| 2C       |                | ()                          | 2D        |
| _        | 00             | A (41)                      |           |
| 2E       | 00             | S (53)                      | 2F        |
| 30       | 00             | 9 (39)                      | 31        |
| 32       | 00             | 7 (37)                      | 33        |
| 34       | 00             | 1 (31)                      | 35        |
| 36       | 00             | 6 (36)                      | 37        |
| 38       | 00             | A (41)                      | 39        |
| 3A       | 00             | O (4F)                      | 3B        |
| 3C       | 00             | C (43)                      | 3D        |
| 3E       | 00             | 1 (31)                      | 3F        |
| 40       | DAC CHANNEL 0  | DAC CHANNEL 0               | 41        |
| 42       | DAC CHANNEL 1  | DAC CHANNEL 1               | 43        |
| 44       | DAC CHANNEL 2  | DAC CHANNEL 2               | 45        |
| 46       | DAC CHANNEL 3  | DAC CHANNEL 3               | 47        |
| 48       | DAC CHANNEL 4  | DAC CHANNEL 4               | 49        |
| 4A       | DAC CHANNEL 5  | DAC CHANNEL 5               | 4B        |
| 4C       | DAC CHANNEL 6  | DAC CHANNEL 6               | 4D        |
| 4E       | DAC CHANNEL 7  | DAC CHANNEL 7               | 4F        |
| 50       | DAC CHANNEL 8  | DAC CHANNEL 8               | 51        |
| 52       | DAC CHANNEL 9  | DAC CHANNEL 8 DAC CHANNEL 9 | 53        |
| -        |                |                             |           |
| 54       | DAC CHANNEL 11 | DAC CHANNEL 10              | 55<br>57  |
| 56       | DAC CHANNEL 11 | DAC CHANNEL 11              | 57        |
| 58       | DAC CHANNEL 12 | DAC CHANNEL 12              | 59<br>50  |
| 5A       | DAC CHANNEL 13 | DAC CHANNEL 13              | 5B        |
| 5C       | DAC CHENNEL 14 | DAC CHANNEL 14              | 5D        |
| 5E       | DAC CHANNEL 15 | DAC CHANNEL 15              | 5F        |
| 60       | RESERVED       | RESERVED                    | 61        |
| FE       | RESERVED       | RESERVED                    | FF        |
|          |                |                             |           |

#### Fast ID Register (Base Address + 00H) Read Only

The fast ID register is located at the card's base address plus 00. Reads to this register will return the hex value 9716, which is the board's model number. Writing this register will handshake, but not transfer any data.

# Control and Status Register (Base Address + 02H) Read/Write TABLE 5 CONTROL AND STATUS REGISTER

| 15-7 | 6        | 5        | 4        | 3      | 2      | 1    | 0    |
|------|----------|----------|----------|--------|--------|------|------|
| Loop | Software | Digital  | Digital  | Output | Sim    | Pass | Fail |
| Back | Reset    | Output 2 | Output 1 | Enable | Update | LED  | LED  |
| HT   | HT       | ĤТ       | ĤТ       | HT     | HT     | HT   | LT   |
|      |          |          |          |        |        |      |      |

LT = Low True HT = High True

The Control and Status Register is located at the cards base address plus 02. Writes to the Control register are used to set the states of the LED's and the SYSFAIL line, to control the Digital Output lines, and to control the simultaneous update function.

**Bit 0** of the Control Register steers the Fail LED, and the SYSFAIL line on the backplane, if J2 is installed. When the card is reset the Fail LED will come on, and the SYSFAIL line will be driven true. The LED and the SYSFAIL line can be turned off by writing a one to bit 0. Reading bit 0 returns the state that was last written.

**Bit 1** of the Control Register controls the Pass LED. This LED will be turned off when the board is reset or when a zero is written to bit 1. The LED can be turned on by writing a one to bit 1. Reading bit 1 returns the state that was last written.

**Bit 2** of the Control Register controls the simultaneous update feature. This function is disabled when the board is reset or when a zero is written to bit 2. When simultaneous update is disabled, the DAC's will be updated whenever they are written. Simultaneous update can be enabled by writing a one to bit 2, as part of the sequence described below on writing to the DAC's.

**Bit 3** of the Control Register is used to enable the digital output drivers. The drivers are disabled when the board is reset or when a zero is written to bit 3. This puts the outputs in a high impedance state. The drivers are enabled by writing a one to bit 3.

**Bits 4 and 5** of the Control Register control the state of Digital Outputs 1 and 2 respectively. The outputs will be low whenever a zero is written to these bits, and the outputs are enabled. When the card is reset, the outputs are disabled. The outputs will be driven high by writing ones to bits 4 or 5 with the outputs enabled.

**Bit 6** in the Control Register controls the software reset function when enabled by SW4-3 being open. When bit 6 is written with a one with reset enabled, the reset pulse will be generated. Software reset causes all the DAC's to reset to zero volts, and clears the CSR and Test Register to all zeros. When the software reset function is disabled, bit 6 has no function, other than to loop back the value that was written last.

**Bits 7 through 15** in the Control Register do not have any function, however they are returned in the status register.

The power up or reset condition of the Control and Status Register is 0000, and indicates the Digital Outputs are disabled, simultaneous update is disabled, the PASS LED is off, and the FAIL LED is on.

#### 32 Bit Test Register (Base Address + 08) Read/Write

The 32-bit Test Register can be written to and read at the card's base address plus 08 (hex). This register supports word and long word transfers, and is useful for verifying the proper operation of the VME bus interface. Reading the register will return the value that was last written to it.

#### Board Identifier PROM (Base Address + 20H to 3EH) Read Only

The Board Identifier PROM is located starting at the board's base address plus 20, and continues to the base address plus 3E.

Byte and word reads to the Identifier PROM are supported. Only the least significant byte of a word read will contain valid data, and the most significant byte will contain 00. The ID PROM contains 16 ASCII characters that specify the board's model number and revision level. A write to the ID PROM location will handshake, but not transfer any data.

#### 16 Bit Digital to Analog Converters (Base Address + 40H to 5EH) Write Only

The sixteen D to A converters can be written to starting at the board's base address plus 40 (hex). Binary Two's Complement data is the format of data written to the DAC's. For the bipolar Analog Output configuration of this card, a digital word of 7FFF gives positive full scale output, 8000 hex gives negative full scale output, and 0000 hex gives bipolar zero output.

Dual rank registers are used in the DAC's and data is always written into the DAC's input register. If simultaneous update is disabled, the DAC register will also be updated during this write. If the DAC's are to be updated simultaneously, then the following sequence should be performed;

- Bit 2 in the Control Register is set to a 1 to disable the DAC registers from tracking the input registers,
- all of the DAC's but one are written to,
- 3) Bit 2 in the Control Register is set to zero,
- 4) The final DAC is written to. This will cause all of the DAC's to be updated on the final write.

The Digital to Analog Converters can be written to individually using word transfers, or in pairs using longword transfers. During a power up reset, the output voltage of all of the DAC's will set to 0.000 Volts.

#### IV. CALIBRATION PROCEDURE

Install the 9716/AO card in a VME chassis, and allow the card to stabilize for approximately five minutes. A meter with five digits of resolution and accuracy is required to perform these adjustments.

#### **Offset Adjustment**

The offset adjustment should be performed before the gain adjustment to avoid interaction of adjustments. Write the hex value 8001 to the channel to be adjusted, and adjust the zero potentiometer for a value of -9.9996 Volts. The zero adjustments are identified in the following table, and they are the lower pot on each channel.

#### **Gain Adjustment**

Write a hex value of 7FFF to the channel to be adjusted, and adjust the gain potentiometer for a value of + 9.9996 Volts. The gain adjustments are identified in the following table, and they are the upper pot on each channel.

TABLE 6
OFFSET AND GAIN ADJUSTMENT POTENTIOMETERS

|           | Offset     | Gain       |      |         |
|-----------|------------|------------|------|---------|
| Channel # | Adjustment | Adjustment | Pin# | Address |
| 1         | R15        | R12        | 18   | 42      |
| 3         | R21        | R18        | 17   | 46      |
| 5         | R27        | R24        | 16   | 4A      |
| 7         | R33        | R30        | 15   | 4E      |
| 9         | R39        | R36        | 14   | 52      |
| 11        | R45        | R42        | 13   | 56      |
| 13        | R51        | R48        | 12   | 5A      |
| 15        | R57        | R54        | 11   | 5E      |
| 0         | R63        | R60        | 10   | 40      |
| 2         | R69        | R66        | 9    | 44      |
| 4         | R75        | R72        | 8    | 48      |
| 6         | R81        | R78        | 7    | 4C      |
| 8         | R87        | R84        | 6    | 50      |
| 10        | R93        | R90        | 5    | 54      |
| 12        | R99        | R96        | 4    | 58      |
| 14        | R105       | R102       | 3    | 5C      |